# 22AIE314 - COMPUTER SECURITY UNIT-1 Error Detection & Correction

March 3, 2025

Dr.Remya S
Assistant Professor
Department of Computer Science





# Agenda

- Types of Errors
- Error Detection
- Error Correction

# **Basic Concepts**

- Networks must be able to transfer data from one device to another with complete accuracy.
- ② Data can be corrupted during transmission.
- For reliable communication, errors must be detected and corrected.
- Error detection and correction are implemented either at the data link layer or the transport layer of the OSI model.

# Types of Errors



# Single-bit error



### Burst error



#### Burst error



- The term burst error means that two or more bits in the data unit have changed from 1 to 0 or from 0 to 1.
- Burst errors does not necessarily mean that the errors occur in consecutive bits, the length of the burst is measured from the first corrupted bit to the last corrupted bit. Some bits in between may not have been corrupted.



Received

#### Error detection

- Error detection means to decide whether the received data is correct or not without having a copy of the original message.
- Error detection uses the concept of redundancy, which means adding extra bits for detecting errors at the destination

# Redundancy



# Four types of redundancy checks are used in data communications



# Vertical Redundancy Check(VRC)-Simple Parity Check



- 1 is added to the block if it contains an odd number of 1's, and
- 0 is added if it contains an even number of 1's

# Advantages of Simple Parity Check

- Simple parity check can detect all single bit error/odd number of errors.
- Implementation: Simple Parity Check is easy to implement in both hardware and software.
- Minimal Extra Data: Only one additional bit (the parity bit) is added per data unit (e.g., per byte).
- Fast Error Detection: The process of calculating and checking the parity bit is quick, which allows for rapid error detection without significant delay in data processing or communication.

# Disadvantages of Simple Parity Check

- Single Parity check is not able to detect even no. of bit error.
- For example, the Data to be transmitted is 101010. Codeword transmitted to the receiver is 1010101 (we have used even parity).
- Let's assume that during transmission, two of the bits of code word flipped to 1111101.
  - On receiving the code word, the receiver finds the no. of ones to be even and hence no error, which is a **wrong assumption**.

# Longitudinal Redundancy Check(LRC)-Two-Dimensional Parity Check

- In this method, data which the user want to send is organised into tables of rows and columns.
- A block of bit is divided into table or matrix of rows and columns.
- In order to detect an error, a redundant bit is added to the whole block and this block is transmitted to receiver.
- The receiver uses this redundant row to detect error. After checking the data for errors, receiver accepts the data and discards the redundant row of bits.

## Example 1

- If a block of 32 bits is to be transmitted, it is divided into matrix of four rows and eight columns
- In this matrix of bits, a parity bit (odd or even) is calculated for each column. It means 32 bits data plus 8 redundant bits are transmitted to receiver. Whenever data reaches at the destination, receiver uses LRC to detect error in data



#### At Receiver side

- Suppose 32 bit data plus LRC that was being transmitted is hit by a burst error of length 5 and some bits are corrupted
- The LRC received by the destination does not match with newly corrupted LRC. The destination comes to know that the data is erroneous, so it discards the data.



# Example 2



#### Performance

- Advantage : LRC is used to detect burst errors.
- Disadvantage: The main problem with LRC is that, it is not able to detect error two bits in exactly the same position in other data unit is damaged.





#### Checksum

- Checksum error detection is a method used to identify errors in transmitted data.
- The process involves dividing the data into equally sized segments and using a 1's complement to calculate the sum of these segments.
   The calculated sum is then sent along with the data to the receiver.
- At the receiver's end, the same process is repeated and if all zeroes are obtained in the sum, it means that the data is correct.
- uses a Checksum Generator on the sender side and a Checksum Checker on the receiver side.

# Checksum – Operation at Sender's Side

- Firstly, the data is divided into k segments each of n bits.
- On the sender's end, the segments are added using 1's complement arithmetic to get the sum.
- The sum is complemented to get the checksum.
- The checksum segment is sent along with the data segments.

# Checksum - Operation at Receiver's Side

- At the receiver's end, all received segments are added using 1's complement arithmetic to get the sum.
- The sum is complemented.
- If the result is zero, the received data is accepted; otherwise discarded.





# Example



( **□** →

Example – If the data unit to be transmitted is 10101001 00111001, the following procedure is used at Sender site and Receiver site.

#### Sender Site:

```
10101001 subunit 1
00111001 subunit 2
11100010 sum (using 1s complement)
00011101 checksum (complement of sum)
```

#### Data transmitted to Receiver is:

10101001 00111001 00011101

Data Checksum

### Receiver Site:

10101001 subunit 1

00111001 subunit 2

00011101 checksum

11111111 sum

00000000 sum's complement

Result is zero, it means no error.

Example – If the data transmitted along with checksum is 10101001 00111001 00011101. But the data received at destination is 00101001 10111001 00011101.

#### Receiver Site:

```
      00101001
      1st bit of subunit 1 is damaged

      10111001
      1st bit of subunit 2 is damaged

      00011101
      checksum

      11111111
      sum

      00000000
      0k 1's complement
```

Although data is corrupted, the error is undetected.

# Cyclic Redundancy Check(CRC)

- CRC is based on Modulo-2 division(XOR operation).
- In CRC, a sequence of redundant bits, called cyclic redundancy check bits, are appended to the end of the data unit so that the resulting data unit becomes exactly divisible by a second, predetermined binary number.
- At the destination, the incoming data unit is divided by the same number. If at this step there is no remainder, the data unit is assumed to be correct and is therefore accepted.
- A remainder indicates that the data unit has been damaged in transit and therefore must be rejected.

# **CRC Working**

We have given dataword of length n and divisor of length k.

- Append (k-1) zero's to the original message
- Perform modulo 2 division
- Remainder of division = CRC
- Code word = Data with append k-1 zero's + CRC

#### Note:

- CRC must be k-1 bits
- Length of Code word = n+k-1 bits



# Polynomial Representaion

$$x^7 + x^5 + x^2 + x + 1$$

# Polynomial



Example: Let's data to be send is 1010000 and divisor in the form of polynomial is  $x^3+1$ .



| CRC       | Polynomial                                                                                                                                                                                                                      | Notation   | Application                                                     |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------|
| CRC-4     | X <sup>4</sup> +X+1                                                                                                                                                                                                             | 0X3        | ITU-T G.704                                                     |
| CRC-8     | X8+X2+X+1                                                                                                                                                                                                                       | 0X07       | ATM HEC, ISDN HEC                                               |
| CRC-12    | X <sup>12</sup> +X <sup>11</sup> +X <sup>3</sup> +X <sup>2</sup> +X+1                                                                                                                                                           | 0X80F      | telecom systems                                                 |
| CRC-16    | X <sup>16</sup> +X <sup>15</sup> +X <sup>2</sup> +1                                                                                                                                                                             | 0X8005     | Bisync, Modbus, USB, ANSI X3.28,<br>SIA DC-07, many others      |
| CRC-CCITT | X <sup>16</sup> +X <sup>12</sup> +X <sup>5</sup> +1                                                                                                                                                                             | 0X1021     | X.25, V.41, HDLC FCS, XMODEM,<br>Bluetooth, PACTOR, many others |
| CRC-32    | X <sup>32</sup> +X <sup>26</sup> +X <sup>23</sup> +X <sup>22</sup> +X <sup>16</sup> +X <sup>12</sup> +X <sup>11</sup> +<br>X <sup>10</sup> +X <sup>8</sup> +X <sup>7</sup> +X <sup>5</sup> +X <sup>4</sup> +X <sup>2</sup> +X+1 | 0x04C11DB7 | HDLC, IEEE 802.3 (Ethernet),<br>SATA, ZIP, many others          |